Name: Student ID:

Total Time: 30 Mins Total Marks: 10

Q1. Given a processor that executes instruction in 5 stages and time taken by each stage is: IF=ID=EX=MA=30nsec and WB is divided into two half cycle, each half is of 20ns (first half cycle for write and second half cycle for read). If this processor is pipelined, what should be the clock cycle time and clock frequency of the pipeline processor? What is the speed up of pipelined processor over its non-pipelined counterpart? (5 Marks).

- Q2. Consider the following RISC-V assembly code:
  - 1. lw \$10, (\$1)
  - 2. lw \$11, (\$2)
  - 3. add \$12, \$10, \$11
  - 4. and \$08, \$12, \$05
  - 5. lw \$13, (\$3)
  - 6. sub \$15, \$13, \$14

Assume a five-stage pipeline, answer the following questions:

- a) Write name and type of all hazards with line numbers and underlying causes. (3 Marks).
- b) Draw a timing diagram (not the logical circuit) of pipelined execution of instructions on line number 3,
- 4, 5, and 6. Assume every stage takes one clock cycle. (2 Marks).

## **Solution 1:**

Clock Cycle Time= Max (Ti) = 40ns (WB)

Frequency= 1/clock cycle time= 1/40ns=25 MHz

Speed up= (30+30+30+30+40)/40 = 4.

## **Solution 2:**

- (a) Line 2-3 Load Delay
- (b) Line 3-4 RAW
- (c) Line 5-6 Load Delay
- (d) Line 2-3 Structural Hazard
- (e) Line 5-6 Structural Hazard

| Inst. 3 | IF | D  | EX | WB |    |    |    |
|---------|----|----|----|----|----|----|----|
| Inst. 4 |    | IF | D  | EX | WB |    |    |
| Inst. 5 |    |    | IF | D  | EX | MA | WB |
| Inst. 6 |    |    |    | IF | D  | EX | WB |